引用本文:张莹月,黄嵩人.基于DSP处理器的片上ROM功耗优化实现(J/M/D/N,J:杂志,M:书,D:论文,N:报纸).期刊名称,2021,38(1):29-36
CHEN X. Adap tive slidingmode contr ol for discrete2ti me multi2inputmulti2 out put systems[ J ]. Aut omatica, 2006, 42(6): 4272-435
【打印本页】   【下载PDF全文】   查看/发表评论  【EndNote】   【RefMan】   【BibTex】
←前一篇|后一篇→ 过刊浏览    高级检索
本文已被:浏览 1066次   下载 10 本文二维码信息
码上扫一扫!
分享到: 微信 更多
基于DSP处理器的片上ROM功耗优化实现
张莹月,黄嵩人1,2
1.湘潭大学 物理与光电工程学院,湖南 湘潭 411105;2.湖南进芯电子科技有限公司,长沙 410205
摘要:
数字信号处理器(Digital Signal Processing,DSP)芯片用于手持式设备,功耗是其核心参数;DSP因ROM具有高的可靠性而使用其对固化的bootloader,科学函数库,功能函数库以及主应用程序进行存储, 其功耗的大小对整个芯片产生了较大的影响;针对芯片中ROM被频繁访问产生较大功耗的问题,提出了对ROM 存储空间进行结构优化和对其存储空间进行地址重组优化及对读数据时序结构进行优化的低功耗优化方法,达到了在不影响DSP性能的前提下降低功耗的目的;DSP已经流片并改版,最终减小DSP整体功耗约11.3%。
关键词:  DSP  ROM  功耗
DOI:
分类号:
基金项目:
Optimization of On chip ROM Power Consumption Based on DSP Processor
ZHANG Ying-yue,HUANG Song-ren1,2
1.Faculty of Physics and Optoelectronic Engineering,Xiangtan University,Hunan Xiangtan 411105,China;2.Hunan Advancechip Electronic Technology Limited Company,Changsha 410205,China
Abstract:
Digital Signal Processing (DSP) chips are used for handheld devices, and power consumption is the core parameter.Due to the high reliability of ROM, this DSP uses it to store the curing bootloader, scientific function library, functional function library and main application program, and its power consumption has a great impact on the whole chip.In order to solve the problem of high power consumption caused by frequent access of ROM in the chip, a low power optimization method is put forward to optimize the structure of ROM storage space, optimize the address recombination of ROM storage space and optimize the timing sequence structure of read data, so as to reduce the power consumption without affecting the performance of DSP.This DSP has been streamed and revised to reduce the total power consumption of DSP by about 11.3%.
Key words:  DSP  ROM  power consumption
重庆工商大学学报(自然科学版) 版权所有
地址:中国 重庆市 南岸区学府大道19号 重庆工商大学学术期刊社 邮编:400067
电话:023-62769495 传真:
您是第4752825位访客
关注微信二维码